2022
DOI: 10.3390/s23010076
|View full text |Cite
|
Sign up to set email alerts
|

Design of a Low-Power and Low-Area 8-Bit Flash ADC Using a Double-Tail Comparator on 180 nm CMOS Process

Abstract: This paper presents a low-area 8-bit flash ADC that consumes low power. The flash ADC includes four main blocks—an analog multiplexer (MUX), a comparator, an encoder, and an SPI (Serial Peripheral Interface) block. The MUX allows the selection between eight analog inputs. The comparator block contains a TIQ (Threshold Inverter Quantization) comparator, a control circuit, and a proposed architecture of a Double-Tail (DT) comparator. The advantage of using the DT comparator is to reduce the number of comparators… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
1
0

Year Published

2023
2023
2023
2023

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 16 publications
0
1
0
Order By: Relevance
“…The last component is an RS-latch circuit (Figure4(c)), which converts the output of the regenerative latch into a digital signal and keeps the comparator's output values fixed during the sampling phase. Only two comparators are used per stage, allowing for lower power consumption[17].…”
mentioning
confidence: 99%
“…The last component is an RS-latch circuit (Figure4(c)), which converts the output of the regenerative latch into a digital signal and keeps the comparator's output values fixed during the sampling phase. Only two comparators are used per stage, allowing for lower power consumption[17].…”
mentioning
confidence: 99%