2023
DOI: 10.11591/ijpeds.v14.i4.pp2273-2282
|View full text |Cite
|
Sign up to set email alerts
|

The 1.5 bit-per-stage 10-bit pipelined CMOS A/D converter for CMOS image sensor

Aicha Menssouri,
Karim El Khadiri,
Ahmed Tahiri

Abstract: <span lang="EN-US">This paper presents a 1.5-bit/stage pipeline analog-to-digital converters (ADC) with a 100 MHz operating frequency for CMOS image sensors built using TSMC 90nm CMOS technology. The design features a novel architecture including a comparator, CMOS transmission gates, a sub-ADC logic circuit, bootstrap switches, and a gain-boosted fully differential telescopic op-amp based switched-capacitor MDAC. The ADC operates on a 1.8 V power supply, with a typical power dissipation of 1.632 mW, and… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 23 publications
(23 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?