2011 IEEE Regional Symposium on Micro and Nano Electronics 2011
DOI: 10.1109/rsm.2011.6088316
|View full text |Cite
|
Sign up to set email alerts
|

Design of a 5GHz phase-locked loop

Abstract: Noise or jitter performance is a major concern in the design of phase-locked loop (PLL). Linearity and speed issues are of relevance when receiving data at gigahertz speed. The main function of a PLL circuit is to generate stable higher frequencies (GHz) output from a lower input frequency signal. PLLs are often used in communication technology to implement a variety of functions such as clock recovery, frequency multiplication, and clock synchronization. This paper presents the design and simulation results o… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2015
2015
2020
2020

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 9 publications
0
1
0
Order By: Relevance
“…In these systems, a local voltage-controlled oscillator (VCO), placed in a closed-loop configuration, generates the desired clock signal. In many cases, a PLL or DLL is used to generate the clock signal at the receiver, which is synchronized with the incoming data stream and is used for recovering the data bits [20][21][22][23][24][25][26][27]. Lock speed depends on the design, with DLLs being usually faster than PLLs.…”
Section: Related Workmentioning
confidence: 99%
“…In these systems, a local voltage-controlled oscillator (VCO), placed in a closed-loop configuration, generates the desired clock signal. In many cases, a PLL or DLL is used to generate the clock signal at the receiver, which is synchronized with the incoming data stream and is used for recovering the data bits [20][21][22][23][24][25][26][27]. Lock speed depends on the design, with DLLs being usually faster than PLLs.…”
Section: Related Workmentioning
confidence: 99%