2014
DOI: 10.1109/tcad.2014.2323203
|View full text |Cite
|
Sign up to set email alerts
|

DArT: A Component-Based DRAM Area, Power, and Timing Modeling Tool

Abstract: DRAM renovation calls for a holistic architecture exploration to cope with bandwidth growth and latency reduction need. In this paper, we present DRAM area power timing (DArT), a DRAM area, power, and timing modeling tool, for array assembly and interface customization. Through proper design abstraction, our component-based modeling approach provides increased flexibility and higher accuracy, making DArT suitable for DRAM architecture exploration and performance estimation. We validate the accuracy of DArT wit… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2015
2015
2023
2023

Publication Types

Select...
4
2

Relationship

1
5

Authors

Journals

citations
Cited by 10 publications
(1 citation statement)
references
References 19 publications
0
1
0
Order By: Relevance
“…It is usually not very flexible since we can only commit to a particular design choice. We recently built a tool called DArT [2] which is useful to explore DRAM memory device design space without actually prototyping all design choices. This type of tool is useful to gather design parameters from the low level to feed into higher level evaluation process.…”
Section: Prototypingmentioning
confidence: 99%
“…It is usually not very flexible since we can only commit to a particular design choice. We recently built a tool called DArT [2] which is useful to explore DRAM memory device design space without actually prototyping all design choices. This type of tool is useful to gather design parameters from the low level to feed into higher level evaluation process.…”
Section: Prototypingmentioning
confidence: 99%