2020
DOI: 10.1007/s10836-020-05869-2
|View full text |Cite
|
Sign up to set email alerts
|

Comparing the Impact of Power Supply Voltage on CMOS- and FinFET-Based SRAMs in the Presence of Resistive Defects

Abstract: CMOS technology scaling has reached its limit at the 22 nm technology node due to several factors including Process Variations (PV), increased leakage current, Random Dopant Fluctuation (RDF), and mainly the Short-Channel Effect (SCE). In order to continue the miniaturization process via technology down-scaling while preserving system reliability and performance, Fin Field-Effect Transistors (FinFETs) arise as an alternative to CMOS transistors. In parallel, Static Random-Access Memories (SRAMs) increasingly o… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1

Citation Types

0
4
0

Year Published

2021
2021
2023
2023

Publication Types

Select...
4

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(4 citation statements)
references
References 33 publications
0
4
0
Order By: Relevance
“…The magnitude of the leakage current is influenced by factors such as material quality, surface state density, and the manufacturing process. Its presence is detrimental for several reasons: Firstly, it directly adds to the power dissipation, elevating the static power consumption of the circuit [7]. Secondly, the heat generated from this power loss can raise the circuit temperature, potentially compromising the circuit's stability and reliability.…”
Section: Lower Power Consumptionmentioning
confidence: 99%
“…The magnitude of the leakage current is influenced by factors such as material quality, surface state density, and the manufacturing process. Its presence is detrimental for several reasons: Firstly, it directly adds to the power dissipation, elevating the static power consumption of the circuit [7]. Secondly, the heat generated from this power loss can raise the circuit temperature, potentially compromising the circuit's stability and reliability.…”
Section: Lower Power Consumptionmentioning
confidence: 99%
“…Further exploration of SCs' impact: the previously discussed SCs can be further explored to improve HTD faults coverage. It is known that the industry uses voltage, time, and temperature during manufacturing tests [47] and that these SCs significantly impact the detection of functional ETD faults [11,53] in FinFET SRAM. Additionally, it has recently been shown through electrical simulations that increasing supply voltage and temperature improves the detection of random read HTD faults [54].…”
Section: Test Solutions Outlookmentioning
confidence: 99%
“…These procedures are highly useful in memory design for reducing LPD. A persistent effort is made in device with circuit level to lessen the LPD and enhancing the logic circuits performance 8,9 …”
Section: Introductionmentioning
confidence: 99%
“…A persistent effort is made in device with circuit level to lessen the LPD and enhancing the logic circuits performance. 8,9 In structural level, an important revolution is the creation of FinFET transistors. The gate electrodes surround the tiny silicon body of this transistor.…”
mentioning
confidence: 99%