2019
DOI: 10.1049/iet-pel.2018.5176
|View full text |Cite
|
Sign up to set email alerts
|

Approach to synthesis of fault tolerant reduced device count multilevel inverters (FT RDC MLIs)

Abstract: Multilevel inverters (MLIs) are rapidly acquiring techno-economic feasibility for both high-power and medium-power applications. Increased number of power switches has been cited as one of the most important limitations of MLIs; and to overcome it, a whole new class of MLI topologies has come up. These topologies are commonly called 'reduced device count' MLIs (RDC-MLIs). As the number of controlled switches is significantly reduced in RDC-MLIs, the redundant states are also reduced. Hence, the possibility of … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
2

Citation Types

0
22
0

Year Published

2020
2020
2024
2024

Publication Types

Select...
6
1

Relationship

1
6

Authors

Journals

citations
Cited by 28 publications
(23 citation statements)
references
References 27 publications
0
22
0
Order By: Relevance
“…The topologies proposed in [15–33] utilise redundant leg and external switches/relays to make the topology as fault tolerant. The main drawback of those topologies is that external switches or redundant leg have zero percentage utilisation under healthy operation.…”
Section: Operation Of the Proposed MLI Topologymentioning
confidence: 99%
See 1 more Smart Citation
“…The topologies proposed in [15–33] utilise redundant leg and external switches/relays to make the topology as fault tolerant. The main drawback of those topologies is that external switches or redundant leg have zero percentage utilisation under healthy operation.…”
Section: Operation Of the Proposed MLI Topologymentioning
confidence: 99%
“…However, the power loss of the system is increased due to the utilisation of redundant leg switches under healthy operation. Similarly, a five‐level fault‐tolerant inverter topology is proposed with a redundant switch in [31]. The added redundant switch is unutilised under healthy operation is the limitation of the topology.…”
Section: Introductionmentioning
confidence: 99%
“…8a and 9a that for a particular power rating, the inductor size decreases with an increase in the switching frequency. From (10), (15) and (16), the minimum capacitances C 1 min and C 2 min of C 1 and C 2 required to limit ripple voltage to ΔV c1 and ΔV c2 , respectively, are given as follows:…”
Section: Design and Operation Of Bdimli Topologymentioning
confidence: 99%
“…Thus, it leads to increased cost and reduced efficiency. A few MLI topologies are reported with reduced switch count and voltage sources [6][7][8][9][10][11] to improve compactness and efficiency. New pulse-width modulation (PWM) techniques [9] are presented to maintain constant CMV and reduce leakage currents in cascaded half-bridge MLI topologies.…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation