2001
DOI: 10.1109/55.902836
|View full text |Cite
|
Sign up to set email alerts
|

Anomalous turn-on voltage degradation during hot-carrier stress in polycrystalline silicon thin-film transistors

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1

Citation Types

1
47
0

Year Published

2005
2005
2022
2022

Publication Types

Select...
7

Relationship

0
7

Authors

Journals

citations
Cited by 73 publications
(48 citation statements)
references
References 11 publications
1
47
0
Order By: Relevance
“…Our observation might indicate a transition of the mechanism from reaction limited to diffusion limited when increasing the stress power, thus enhancing the channel temperature rise. Degradation of SS is a consequence of defect generation along the entire channel upon high current stress under SH [17], depending mainly on deep states at the gate oxide/channel interface and/or GBs [5], [14].…”
Section: A General Degradation Characteristicsmentioning
confidence: 99%
See 3 more Smart Citations
“…Our observation might indicate a transition of the mechanism from reaction limited to diffusion limited when increasing the stress power, thus enhancing the channel temperature rise. Degradation of SS is a consequence of defect generation along the entire channel upon high current stress under SH [17], depending mainly on deep states at the gate oxide/channel interface and/or GBs [5], [14].…”
Section: A General Degradation Characteristicsmentioning
confidence: 99%
“…5). In poly-Si TFTs, µ FE or g m_ max degradation was commonly observed in HC degradation [5], [10]- [12]. Previously, there were observations of an initial increase in µ FE or g m_ max under HC stress due to the channel shortening effect by HC injection into the gate oxide at the drain end [10], [12], [13].…”
Section: B Anomalous Field-effect Mobility Degradationmentioning
confidence: 99%
See 2 more Smart Citations
“…It is generally known [8] that hot-carrier phenomena in NMOSFETs occur when devices are biased at high drain voltages and depending on the gate voltage several degradation mechanisms may be activated. Two electric fields are responsible for device degradation: the lateral field at the drain edge, which is enhanced above the pinch-off regime, and the vertical field, that is, the oxide field.…”
Section: Explanation Of V Th and G Mmax Variationmentioning
confidence: 99%