2017
DOI: 10.1109/tmscs.2017.2704101
|View full text |Cite
|
Sign up to set email alerts
|

Analytical Modeling of the SMART NoC

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
4
0

Year Published

2019
2019
2024
2024

Publication Types

Select...
3
1
1

Relationship

0
5

Authors

Journals

citations
Cited by 5 publications
(4 citation statements)
references
References 38 publications
0
4
0
Order By: Relevance
“…The obtained results show that the number of virtual channels and flits contention are inversely proportional; besides it, the authors cannot demonstrate the influence of buffers size in packet latency. Comparing the simulations results with predictions, the accuracy was superior to 85% in all scenarios [18].…”
Section: Analytical Modelsmentioning
confidence: 90%
“…The obtained results show that the number of virtual channels and flits contention are inversely proportional; besides it, the authors cannot demonstrate the influence of buffers size in packet latency. Comparing the simulations results with predictions, the accuracy was superior to 85% in all scenarios [18].…”
Section: Analytical Modelsmentioning
confidence: 90%
“…Bhattacharya et al [15], introduced an analytical methodology for assessing the performance of a cutting-edge NoC design. In this NoC, packets can bypass routers partially or completely as they travel from source to destination.…”
Section: Related Workmentioning
confidence: 99%
“…Adjusting multiple parameters in the Network-on-Chip (NoC) design significantly impacts its performance. These parameters encompass the quantity of virtual channels (VCs) within each virtual network (Vnet), the dimensions of flits, and the depth of the NoC buffers [15]. Reducing the number of VCs per Vnet gives rise to heightened contention among flits, consequently leading to an increase in latency.…”
Section: Network-on-chip Configurationmentioning
confidence: 99%
“…SOC system is a thought for on chip circuit with the goal of increasing the demand for parallel processing by enhanced the performance and productivity of a chip design. As a result, chip multiprocessing (CMP) system has undergone a revolution [3]. Instead, NoC connectivity has developed as a significant on-chip communication option.…”
Section: Introductionmentioning
confidence: 99%