2003
DOI: 10.1080/00207210310001613544
|View full text |Cite
|
Sign up to set email alerts
|

An efficient self-timed adder realized using conventional CMOS standard cells

Abstract: Usually, efficient self-timed adders are realized using the dynamic differential cascode voltage switch logic. This allows the end-completion to be easily detected, but it makes circuit design and testing very complex, compelling the production of full-custom layouts and leading to a very long time before marketing. This paper presents a new 56-bit high-speed self-timed adder realized with conventional AMS 0.35 mm CMOS standard cells. The proposed circuit uses overlapped execution circuits, which exploit the i… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 24 publications
(40 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?