The Fifth International Conference on VLSI Design
DOI: 10.1109/icvd.1992.658084
|View full text |Cite
|
Sign up to set email alerts
|

An Approach to Minimize Testability Overhead for BILBO based Built-In-Self-Test

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
6
0

Publication Types

Select...
4
2

Relationship

0
6

Authors

Journals

citations
Cited by 6 publications
(6 citation statements)
references
References 4 publications
0
6
0
Order By: Relevance
“…An early structural-based BIST hardware synthesis algorithm at RTL was presented in [17] without taking into account the test application time. Another structuralbased BIST hardware synthesis algorithm that minimizes test application time and BIST area overhead was proposed in [18]. The algorithm, however, has an inefficient testable design space exploration due to fixed test resource allocation, which means that the test hardware is allocated before the test scheduling process.…”
Section: Previous Workmentioning
confidence: 99%
See 1 more Smart Citation
“…An early structural-based BIST hardware synthesis algorithm at RTL was presented in [17] without taking into account the test application time. Another structuralbased BIST hardware synthesis algorithm that minimizes test application time and BIST area overhead was proposed in [18]. The algorithm, however, has an inefficient testable design space exploration due to fixed test resource allocation, which means that the test hardware is allocated before the test scheduling process.…”
Section: Previous Workmentioning
confidence: 99%
“…The previous approaches [24][25][26][27][28][29] proposed separate solutions for solving only one of the problems (a) -(c) at the expense of the other problems of the BIST embedding methodology. Furthermore, the interrelation between test synthesis and test scheduling which leads to huge size of the testable design space (problem d) was not solved efficiently by the previously described approaches [17][18][19][20][21][22] which trade-off the quality of the final solution and computational time.…”
Section: Motivation and Objectivesmentioning
confidence: 99%
“…The n-input k-bit comparator logic can be tested by a short deterministic test set, in the same way as multiplexers. It should be noted when n mod = n res the proposed BIST methodology is identical with the BIST embedding methodology [3,4,5] where each module is embedded between two test pattern generators and a signature analysis register. To illustrate the efficiency of RTL data path testing using TCCs consider the data path example of Figure 1, where LFSR 1 , LFSR 2 and LFSR 3 test three modules of A type , LFSR 4 , LFSR 5 and LFSR 6 test three modules of B type .…”
Section: Preliminary Definitionsmentioning
confidence: 99%
“…This approach does not take into account the test application time. A latter approach that minimizes test application time and area overhead is presented in [4]. The number of test plans examined for each module was limited to four which leads to inefficient testable design space exploration.…”
Section: Introductionmentioning
confidence: 99%
“…The n-input k-bit comparator logic can be tested by a short deterministic test set, in the same way as multiplexers. It should be noted when n mod = n res the proposed BIST methodology is identical with the BIST embedding methodology [3,4,5] where each module is embedded between two test pattern generators and a signature analysis register.…”
Section: Preliminary Definitionsmentioning
confidence: 99%