2016
DOI: 10.1587/transinf.2016pap0006
|View full text |Cite
|
Sign up to set email alerts
|

A Waiting Mechanism with Conflict Prediction on Hardware Transactional Memory

Abstract: SUMMARYLock-based thread synchronization techniques have been commonly used in parallel programming on multi-core processors. However, lock can cause deadlocks and poor scalabilites, and Transactional Memory (TM) has been proposed and studied for lock-free synchronization. On TMs, transactions are executed speculatively in parallel as long as they do not encounter any conflicts on shared variables. On general HTMs: hardware implementations of TM, transactions which have conflicted once each other will conflict… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2017
2017
2018
2018

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 22 publications
(21 reference statements)
0
0
0
Order By: Relevance