2007 IEEE International Test Conference 2007
DOI: 10.1109/test.2007.4437653
|View full text |Cite
|
Sign up to set email alerts
|

A stereo audio Σ∑ ADC architecture with embedded SNDR self-test

Abstract: In this paper we present a new architecture for audio Analog-to-Digital Converters (ADCs) that includes a Built-In Self-Test (BIST) technique for the test of the Signal-to-Noise and Distortion Ratio (SNDR). A periodical binary stream is generated in the chip in order to stimulate the converter. The reuse of the bandgap circuit already existing in the converter allows us to generate the test stimulus with a very small analog area overhead. The output response analysis is performed by means of a sinewave fitti… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
5

Citation Types

0
19
0

Year Published

2009
2009
2015
2015

Publication Types

Select...
5
1
1

Relationship

2
5

Authors

Journals

citations
Cited by 17 publications
(19 citation statements)
references
References 17 publications
(27 reference statements)
0
19
0
Order By: Relevance
“…In particular, it is shown in [7] that the test accuracy is limited for signals close to full-scale. Similarly a fault simulation in [6] demonstrates that the proposed test underestimates the distortion in some cases. In that sense, they can help reducing the cost of a functional test flow but do not provide added value in terms of fault coverage.…”
Section: Introductionmentioning
confidence: 77%
See 3 more Smart Citations
“…In particular, it is shown in [7] that the test accuracy is limited for signals close to full-scale. Similarly a fault simulation in [6] demonstrates that the proposed test underestimates the distortion in some cases. In that sense, they can help reducing the cost of a functional test flow but do not provide added value in terms of fault coverage.…”
Section: Introductionmentioning
confidence: 77%
“…In that sense, it could be compatible with the functional BIST scheme proposed in [6] that performs an SNDR test using a 1-bit digital stimulus like in [4], leading to noticeable agreement with standard SNDR test for small amplitudes. The injection of this digital stimulus relies on the same principle as for our method.…”
Section: Introductionmentioning
confidence: 84%
See 2 more Smart Citations
“…In [3], [4], [5], on-chip digital oscillators are used for generating a sinusoidal stimulus followed by ΣΔ modulation for generating a binary stream that encodes the sinusoidal stimulus. In [6], [7], [8], [9], [10], the above scheme is replaced by a Linear Feedback Shift Register (LFSR) which periodically repeats a binary sequence that encodes the sinusoidal stimulus. The binary sequence is previously selected by simulating in software an ideal ΣΔ modulator, as shown in Fig.…”
Section: Introductionmentioning
confidence: 99%