2015
DOI: 10.1109/jssc.2015.2454241
|View full text |Cite
|
Sign up to set email alerts
|

A Refresh-Less eDRAM Macro With Embedded Voltage Reference and Selective Read for an Area and Power Efficient Viterbi Decoder

Abstract: This paper presents a Viterbi-specific 2T gain cellbased embedded DRAM (eDRAM) design for IEEE 802.11n WLAN application. In the proposed Viterbi decoder, refresh operations are completely removed in the eDRAM, by ensuring that the read-after-write period of survivor memory is shorter than the retention time of the gain cell. In order to facilitate the write operation with single-supply voltage, a beneficial read word-line (RWL) coupling technique is proposed. In this work, we also present a reference voltage g… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
2

Citation Types

0
10
0

Year Published

2016
2016
2022
2022

Publication Types

Select...
4
2

Relationship

0
6

Authors

Journals

citations
Cited by 20 publications
(10 citation statements)
references
References 25 publications
(37 reference statements)
0
10
0
Order By: Relevance
“…In the standby, the leakage currents surrounding cell devices destroy the storage as depicted. For this all‐PMOS 2 T cell, the data “1” loss in the hold is self‐protected better than the destruction of “0” storage . The voltage window between data “1” and “0” is estimated to be 403 mV at 0.5 ms and 178 mV at 1 ms after data write.…”
Section: Memory Structure and Operationmentioning
confidence: 98%
See 3 more Smart Citations
“…In the standby, the leakage currents surrounding cell devices destroy the storage as depicted. For this all‐PMOS 2 T cell, the data “1” loss in the hold is self‐protected better than the destruction of “0” storage . The voltage window between data “1” and “0” is estimated to be 403 mV at 0.5 ms and 178 mV at 1 ms after data write.…”
Section: Memory Structure and Operationmentioning
confidence: 98%
“…This downward action couples down the bit storage voltages through C JP , inducing preferable restoration of the data “0”. The lower “0” storage enhances the data retention time . The simulation results for different C_BD transitions in Figure illustrate the initial bit storage voltages after data write together with the required boosting capacitor (C VBB ) area to provide the corresponding V BB level.…”
Section: Memory Structure and Operationmentioning
confidence: 99%
See 2 more Smart Citations
“…The gain cell in a hybrid structure of PMOS and NMOS [8] also consumes a spacious bit-area because of large well-towell space. The 2T structure in a same type of transistors would provide most compact bit-area, but the all-PMOS 2T cells [9][10][11] may limit the read performance of the memory due to the poor channel mobility of PMOS read device.…”
Section: Introductionmentioning
confidence: 99%