2007 IEEE International Parallel and Distributed Processing Symposium 2007
DOI: 10.1109/ipdps.2007.370471
|View full text |Cite
|
Sign up to set email alerts
|

A Prototype Multithreaded Associative SIMD Processor

Abstract: The performance of SIMD processors is often limited by the time it takes to transfer data between the centralized control unit and the parallel processor array. This is especially true of hybrid SIMD models, such as associative computing, that make extensive use of global search operations. Pipelining instruction broadcast can help, but is not enough to solve the problem, especially for massively parallel processors with thousands of processing elements. In this paper, we describe a SIMD processor architecture… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
5
0

Year Published

2008
2008
2013
2013

Publication Types

Select...
3
2

Relationship

0
5

Authors

Journals

citations
Cited by 5 publications
(5 citation statements)
references
References 9 publications
0
5
0
Order By: Relevance
“…Comparisons between the power of these models and other well-known computational models are given in [45,64,65]. A possible implementation of a multi-threaded associative processor is also investigated in [52].…”
Section: Observations and Consequences Of The Preceding Resultsmentioning
confidence: 99%
See 2 more Smart Citations
“…Comparisons between the power of these models and other well-known computational models are given in [45,64,65]. A possible implementation of a multi-threaded associative processor is also investigated in [52].…”
Section: Observations and Consequences Of The Preceding Resultsmentioning
confidence: 99%
“…So the transfer of data speed is not a bottleneck for building an associative processor to accommodate realistic size ATC problems. See references [39,48,49,47,50,51,27,52,53] to find more information about how to implement AP hardware. Another issue involving AP properties is how the constant time operations can be supported in AP and how can we be sure they actually run in constant time.…”
Section: Ap Propertiesmentioning
confidence: 99%
See 1 more Smart Citation
“…To further improve performance, a fully pipelined broadcast network was combined with hardware multithreading. The multithread associative SIMD processor (MTASC) [11] prototyped in 2007, with 16 PEs with 1KB of memory per PE, 16 hardware thread contexts, operates at clock speed of 75Mhz. The control unit in this model is a multithreaded scalar processor.…”
Section: Related Workmentioning
confidence: 99%
“…Although a hardware prototype multithreaded associative SIMD (an alternative version of ASC) had been developed using FPGA by Schaffer [12] in 2007, no hardware prototype of the MASC model has been developed yet. This is the first time that the MASC model has been completely implemented on a platform true to the original MASC description.…”
Section: Introductionmentioning
confidence: 99%