2021
DOI: 10.1109/tcsii.2021.3068007
|View full text |Cite
|
Sign up to set email alerts
|

A Novel DRAM Architecture for Improved Bandwidth Utilization and Latency Reduction Using Dual-Page Operation

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2022
2022
2024
2024

Publication Types

Select...
3
1

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(2 citation statements)
references
References 10 publications
0
2
0
Order By: Relevance
“…As the read operation in the g formed using NMOS transistor (M2), the worst read-access time was obser and SF process corners. Figure 15b shows the post-layout simulated read-ac voltage range from 0.9 to 1.2 V. At a supply voltage of 1.2 V, the eDRAM ca read-access time below 0.2 ns for the typical, best and worst process corners To demonstrate the eDRAM operation under various operating conditi out Monte Carlo mismatch simulations with 1000 trials were conducted, as ure 16. With operating frequencies of 100-667 MHz and TT, SF and FS pr the eDRAM operation was evaluated under supply voltages of 0.5-1.2 V and of −25 to 85 °C.…”
Section: Simulation Results and Discussionmentioning
confidence: 99%
See 1 more Smart Citation
“…As the read operation in the g formed using NMOS transistor (M2), the worst read-access time was obser and SF process corners. Figure 15b shows the post-layout simulated read-ac voltage range from 0.9 to 1.2 V. At a supply voltage of 1.2 V, the eDRAM ca read-access time below 0.2 ns for the typical, best and worst process corners To demonstrate the eDRAM operation under various operating conditi out Monte Carlo mismatch simulations with 1000 trials were conducted, as ure 16. With operating frequencies of 100-667 MHz and TT, SF and FS pr the eDRAM operation was evaluated under supply voltages of 0.5-1.2 V and of −25 to 85 °C.…”
Section: Simulation Results and Discussionmentioning
confidence: 99%
“…To overcome these limitations, PIMs with embedded dynamic random-access memory (eDRAM) have been proposed [11][12][13]. Logic-compatible eDRAMs [14][15][16][17] can offer a higher bit density and smaller area than those of the SRAMs. Hence, the eDRAM-based PIM can realize more area-efficient implementation than that of the SRAM-based PIM.…”
Section: Introductionmentioning
confidence: 99%