2003 46th Midwest Symposium on Circuits and Systems
DOI: 10.1109/mwscas.2003.1562553
|View full text |Cite
|
Sign up to set email alerts
|

A high performance, hybrid wave-pipelined linear feedback shift register with skew tolerant clocks

Abstract: Chair: Jabulani Nyathi Clock skew and clock distribution are increasingly becoming a major design concern in high performance, high density synchronous systems. Large clock networks are required for efficient clock distribution and they contribute significantly to the power dissipated by the system, while clock skew takes up a considerable percentage of the clock period.Design effort for clock networks is currently estimated to take up 20% of system design time, while power dissipation due to the clock network… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3

Citation Types

0
3
0

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(3 citation statements)
references
References 12 publications
(8 reference statements)
0
3
0
Order By: Relevance
“…If we can execute two similar tasks in a single unit of time, the processor can save large time in long iteration. In the present paper we have shown a simple clock scheme is presented by influencing two concepts in parallel pipelining, one is wave pipelining [3] and hybrid wave pipelining. Wave pipelining is one of the best methods used to minimize the clock skew.…”
Section: Figure 1: Conventional Pipelinementioning
confidence: 99%
See 2 more Smart Citations
“…If we can execute two similar tasks in a single unit of time, the processor can save large time in long iteration. In the present paper we have shown a simple clock scheme is presented by influencing two concepts in parallel pipelining, one is wave pipelining [3] and hybrid wave pipelining. Wave pipelining is one of the best methods used to minimize the clock skew.…”
Section: Figure 1: Conventional Pipelinementioning
confidence: 99%
“…There are already few methods effectively working on clock skew such as wave-pipelining [3] and Mesychronous pipeline [1] methods. The idea of wave-pipelining [3] was originally introduced by Cotten [6], who named it maximum rate pipelining Cotton observed that the rate at which logic can propagate through the circuit depends not on the longest path delay but on the difference between the longest and the shortest path delays.…”
Section: Figure 1: Conventional Pipelinementioning
confidence: 99%
See 1 more Smart Citation