2010 IEEE 8th Symposium on Application Specific Processors (SASP) 2010
DOI: 10.1109/sasp.2010.5521141
|View full text |Cite
|
Sign up to set email alerts
|

A dynamically reconfigurable asynchronous processor

Abstract: The research work described and reported in this thesis has been completed solely by Khodor Ahmad Fawaz under the supervision of Professor Tughrul Arslan. Where other sources are quoted, full references are given.

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2019
2019
2019
2019

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 56 publications
(70 reference statements)
0
1
0
Order By: Relevance
“…The DRAP processor consists of a heterogeneous array of course-grain asynchronous cells that are implemented using a reconfigurable data-path architecture. An abstract and comprehensive architecture view is presented in [114] and [117]. The design is based on operational cells where each interconnection of operational cells performs limited operations such as logic operation, addition and multiplication.…”
Section: ) Drapmentioning
confidence: 99%
“…The DRAP processor consists of a heterogeneous array of course-grain asynchronous cells that are implemented using a reconfigurable data-path architecture. An abstract and comprehensive architecture view is presented in [114] and [117]. The design is based on operational cells where each interconnection of operational cells performs limited operations such as logic operation, addition and multiplication.…”
Section: ) Drapmentioning
confidence: 99%