2023
DOI: 10.3390/electronics12061420
|View full text |Cite
|
Sign up to set email alerts
|

A Cryogenic 8-Bit 32 MS/s SAR ADC Operating down to 4.2 K

Abstract: This paper presents a cryogenic 8-bit 32 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) which operates down to 4.2 K. This work uses a modified liquid helium temperature (LHT) SMIC 0.18 μm CMOS technology to support the post-layout simulation. The proposed architecture adopts an offset-promoted dynamic comparator, waveform shaping circuit and true single-phase clock (TSPC) based sar logic circuit to achieve high realizing frequency and low power dissipation. At 1.8-V supply, 1.7… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2023
2023
2024
2024

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 28 publications
0
1
0
Order By: Relevance
“…Among recently researched ADCs [2][3][4][5][6][7][8][9][10][11][12][13][14][15][16][17][18][19][20], various hybrid structures [11][12][13][14][15][16][17][18][19] are being explored. However, the SAR ADC architecture is required due to the low power consumption, bandwidth, and resolution for biomedical signal processing.…”
Section: Introductionmentioning
confidence: 99%
“…Among recently researched ADCs [2][3][4][5][6][7][8][9][10][11][12][13][14][15][16][17][18][19][20], various hybrid structures [11][12][13][14][15][16][17][18][19] are being explored. However, the SAR ADC architecture is required due to the low power consumption, bandwidth, and resolution for biomedical signal processing.…”
Section: Introductionmentioning
confidence: 99%