2017 31st International Conference on Advanced Information Networking and Applications Workshops (WAINA) 2017
DOI: 10.1109/waina.2017.20
|View full text |Cite
|
Sign up to set email alerts
|

A Comprehensive Analysis on Data Hazard for RISC32 5-Stage Pipeline Processor

Abstract: This paper describes the verification plan on data hazard detection and handling for a 32-bit MIPS ISA (Microprocessor without Interlocked Pipeline Stages Instruction Set Architecture) compatible 5-stage pipeline processor, RISC32. Our work can be used as a reference for RISC32 processor developers to identify and resolve every possible data hazard that might arise during execution phase within the range of the basic MIPS core instruction set. All the respective data hazard has been tested and verified. The te… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2017
2017
2024
2024

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 7 publications
references
References 5 publications
0
0
0
Order By: Relevance