IEEE International Electron Devices Meeting 2003
DOI: 10.1109/iedm.2003.1269280
|View full text |Cite
|
Sign up to set email alerts
|

A 65 nm CMOS technology with a high-performance and low-leakage transistor, a 0.55 μm/sup 2/ 6T-SRAM cell and robust hybrid-ULK/Cu interconnects for mobile multimedia applications

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
2

Citation Types

0
6
0

Publication Types

Select...
4
2
1

Relationship

0
7

Authors

Journals

citations
Cited by 12 publications
(6 citation statements)
references
References 5 publications
0
6
0
Order By: Relevance
“…Since the electrical characteristics of sub-10 nm copper wires do not exist in the literature, the resistivity of copper was extrapolated from Srivastava's model on 1.4 aspect ratio wires [35]. Figure 7 shows the resistivity of copper as a function of wire width for aspect ratios 1.4 and 1.6, and also contains experimental results for comparison purposes [36][37][38][39][40]; 18 μ cm resistivity is subsequently used to calculate the sheet resistance for 10 nm wide interconnects. Similarly, the contact resistance was extrapolated from experimental data on 100 nm and larger via diameters and resulted in 17.7 for each metal contact to the drain and source regions, as shown in figure 8 [37][38][39][40].…”
Section: Layout Features and Local Interconnectivitymentioning
confidence: 99%
See 1 more Smart Citation
“…Since the electrical characteristics of sub-10 nm copper wires do not exist in the literature, the resistivity of copper was extrapolated from Srivastava's model on 1.4 aspect ratio wires [35]. Figure 7 shows the resistivity of copper as a function of wire width for aspect ratios 1.4 and 1.6, and also contains experimental results for comparison purposes [36][37][38][39][40]; 18 μ cm resistivity is subsequently used to calculate the sheet resistance for 10 nm wide interconnects. Similarly, the contact resistance was extrapolated from experimental data on 100 nm and larger via diameters and resulted in 17.7 for each metal contact to the drain and source regions, as shown in figure 8 [37][38][39][40].…”
Section: Layout Features and Local Interconnectivitymentioning
confidence: 99%
“…Figure 7 shows the resistivity of copper as a function of wire width for aspect ratios 1.4 and 1.6, and also contains experimental results for comparison purposes [36][37][38][39][40]; 18 μ cm resistivity is subsequently used to calculate the sheet resistance for 10 nm wide interconnects. Similarly, the contact resistance was extrapolated from experimental data on 100 nm and larger via diameters and resulted in 17.7 for each metal contact to the drain and source regions, as shown in figure 8 [37][38][39][40]. The contact resistance and wire resistivity are extracted either from a technology that supports 100 nm wire features or extrapolated from a simplified scattering model that does not take into account crucial scattering mechanisms such as interface (wire surface) and grain boundary scattering [41].…”
Section: Layout Features and Local Interconnectivitymentioning
confidence: 99%
“…However, we have found the proposed technique to substantially reduce leakage for the two 130-nm and two 90-nm industrial processes that we investigated. Recent reports from leading integrated device manufacturers (IDMs) indicate that SCE continues to dominate V th roll-off characteristics at the 65-and 45-nm technology nodes [6], [16], [19], [20]. However, we note that the V th roll-off curve must be understood to assess the feasibility of this approach and to determine reasonable increases for the gate length.…”
Section: Introductionmentioning
confidence: 99%
“…However, we have found gate-length biasing to significantly reduce leakage for all the two 130nm and two 90nm processes that we have seen so far (excluding BPTM). Recent reports from leading integrated design and manufacturing (IDM) houses indicate SCE to dominate the V th roll-off curve at least until the 45nm technology node [10,8,4,11]. We, however, note that the V th roll-off curve must be understood to assess the feasibility of this approach.…”
Section: Introductionmentioning
confidence: 92%
“…Other recently proposed runtime leakage reduction techniques include gate-length biasing [5] and adaptive body biasing. Gate-length biasing has attracted a lot of interest and several IDMs have recently published papers on the use and behavior of biasing [4,7,8,11] Multi-threshold voltage designs offer high performance with low runtime and standby leakage power. Low V th devices offer high performance but are leakier.…”
Section: Introductionmentioning
confidence: 99%