2008
DOI: 10.1109/jssc.2008.2006227
|View full text |Cite
|
Sign up to set email alerts
|

A 40-Gb/s CDR Circuit With Adaptive Decision-Point Control Based on Eye-Opening Monitor Feedback

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1

Citation Types

0
13
0

Year Published

2010
2010
2023
2023

Publication Types

Select...
6
3

Relationship

0
9

Authors

Journals

citations
Cited by 33 publications
(13 citation statements)
references
References 15 publications
0
13
0
Order By: Relevance
“…Improvements were made in [24,80] where both the edges and centre of the eye are used to quantify the opening of the eye. A two-dimensional EOM measures the dimension of the eye in both the vertical and horizontal directions [81][82][83][84]. Since the edge of the eye t c is determined by CDR, t H and t L can be chosen for the desired horizontal eye-opening using delay blocks.…”
Section: Eye-opening Adaptive Dfementioning
confidence: 99%
“…Improvements were made in [24,80] where both the edges and centre of the eye are used to quantify the opening of the eye. A two-dimensional EOM measures the dimension of the eye in both the vertical and horizontal directions [81][82][83][84]. Since the edge of the eye t c is determined by CDR, t H and t L can be chosen for the desired horizontal eye-opening using delay blocks.…”
Section: Eye-opening Adaptive Dfementioning
confidence: 99%
“…These errors can easily be detected by passing this slicer output, along with the fixed-threshold slicer output from the main data path, through an XOR gate. Counting the number of errors generated by each threshold step can be used to generate BER contours, which can then be used to select an optimum slicer threshold [9] or optimize equalizer tap coefficients [6].…”
Section: A Measuring the Received Pdfmentioning
confidence: 99%
“…To achieve low power design, CMOS process is often used. However, the speed performance of CMOS is in the shade as compared to other high speed technologies such as SiGe [8], [9]. By lowering the clock frequency, it relaxes the speed limit caused by CMOS.…”
Section: Introductionmentioning
confidence: 99%