2017
DOI: 10.1109/tmtt.2017.2699671
|View full text |Cite
|
Sign up to set email alerts
|

A 30-GHz Power-Efficient PLL Frequency Synthesizer for 60-GHz Applications

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

1
3
0

Year Published

2018
2018
2023
2023

Publication Types

Select...
4
2
1
1

Relationship

0
8

Authors

Journals

citations
Cited by 30 publications
(6 citation statements)
references
References 20 publications
1
3
0
Order By: Relevance
“…As shown in Figure 3, when the reference current is switched from 1.0 mA to 2.0 mA, the phase noise can be reduced by 6.4 dB, which agrees well with the theoretical value of 6.0 dB which is calculated according to (1). And the simulated FOM can be reduced by 3.4 dB according to (5). As shown in Figure 3, the switched current case has lower flicker noise and higher flicker noise corner, because the higher oscillation amplitude suppresses flicker noise and increases flicker noise corner as the bias current raises.…”
Section: Four-core Vco Arraysupporting
confidence: 85%
See 1 more Smart Citation
“…As shown in Figure 3, when the reference current is switched from 1.0 mA to 2.0 mA, the phase noise can be reduced by 6.4 dB, which agrees well with the theoretical value of 6.0 dB which is calculated according to (1). And the simulated FOM can be reduced by 3.4 dB according to (5). As shown in Figure 3, the switched current case has lower flicker noise and higher flicker noise corner, because the higher oscillation amplitude suppresses flicker noise and increases flicker noise corner as the bias current raises.…”
Section: Four-core Vco Arraysupporting
confidence: 85%
“…There are three kinds of PLL architectures 3 : PLL using a fundamental voltage-controlled oscillator (VCO), PLL using an N-push VCO, and PLL followed by a frequency multiplier. For the first one, [4][5][6][7] its frequency range depends on the tuning range of the VCO. In Ref.…”
Section: Introductionmentioning
confidence: 99%
“…The standard metrics for PLL performance quality are ℒnorm [16], FoM [1], and FoMJRP [21] described as follows: 20 log( ) 10 log( ) ISSCC'19 [22] ISSCC'20 [23] TMTT'17 [24] ISSCC'16 [25] TMTT'20 [26] ISSCC'19 [27] This work…”
Section: Measurement Results and Discussionmentioning
confidence: 99%
“…The opti-mized DVGA with bandwidth extension is presented in [19]. An updated PLL synthesizer with power distribution network to provide LO signals to the transmitter and receiver chains at the same time is introduced and presented in [31]. The opti-mized matching network including high isolation switches for efficient power delivery both HD and FD modes is described in it.…”
Section: Design and Implementationmentioning
confidence: 99%