2014
DOI: 10.1007/s11432-013-4981-8
|View full text |Cite
|
Sign up to set email alerts
|

A 2.4 GHz low power CMOS transceiver for LR-WPAN applications

Abstract: A 77 GHz FMCW MIMO radar system based on 65nm CMOS cascadable 2T3R transceiver SCIENCE CHINA Information Sciences 45-GHz and 60-GHz 90 nm CMOS power amplifiers with a fully symmetrical 8-way transformer power combiner SCIENCE CHINA Information Sciences 60, 080303 (2017); Low power 3.1{10.6 GHz IR-UWB transmitter for Gbps wireless communications SCIENCE CHINA Information Sciences 54, 1094 (2011);

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3

Citation Types

0
3
0

Year Published

2017
2017
2020
2020

Publication Types

Select...
4

Relationship

1
3

Authors

Journals

citations
Cited by 4 publications
(3 citation statements)
references
References 18 publications
0
3
0
Order By: Relevance
“…One of the solutions is to reduce the channel length of the device so that the structure of the MOSFET is not totally changed but the device performances are improved. The nowadays technology, MOSFET is the dominant device used in VLSI and ULSI circuits [1][2][3][4][5] because it can be scaled down to nono dimensions than other types of transistors. As a result of the great development in the techniques required to manufacture devices with dimensions below a micron, there appeared technical limitations related to the basic limits of the dimensions of the device based on physical laws.…”
Section: Introductionmentioning
confidence: 99%
“…One of the solutions is to reduce the channel length of the device so that the structure of the MOSFET is not totally changed but the device performances are improved. The nowadays technology, MOSFET is the dominant device used in VLSI and ULSI circuits [1][2][3][4][5] because it can be scaled down to nono dimensions than other types of transistors. As a result of the great development in the techniques required to manufacture devices with dimensions below a micron, there appeared technical limitations related to the basic limits of the dimensions of the device based on physical laws.…”
Section: Introductionmentioning
confidence: 99%
“…A phase-locked loop (PLL) is the critical building block in many integrated circuits such as high-speed analog-to-digital converters (ADC), transceivers, and system-on-chip (SOC) circuits. [1][2][3][4][5] The PLL has several key performance specifications such as low jitter, low power consumption, and robustness to environmental interference.…”
Section: Introductionmentioning
confidence: 99%
“…Depending on the applications, the topologies of transceiver ICs or systems may vary considerably in terms of the system architecture and performances such as data-rate, power consumption, physical dimensions, etc. [ 1 , 2 , 3 , 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 ]. For example, Complementary Metal Oxide Semiconductor (CMOS) RF transceivers for short-range communications have been reported extensively, but it is still of a great importance to design transceivers for certain applications since no one solution can cover all the desires in different scenarios where the design strategies may vary significantly.…”
Section: Introductionmentioning
confidence: 99%