International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)
DOI: 10.1109/iedm.2000.904382
|View full text |Cite
|
Sign up to set email alerts
|

A 0.13 μm CMOS technology with 193 nm lithography and Cu/low-k for high performance applications

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
15
0

Publication Types

Select...
5
4

Relationship

1
8

Authors

Journals

citations
Cited by 34 publications
(15 citation statements)
references
References 0 publications
0
15
0
Order By: Relevance
“…The dependence on the spacing to the adjacent ground line ( in micrometers) is so small that it can almost be ignored. At frequencies between 7-20 GHz, the frequency dependence is even weaker and (1) reduces to (2) It is important to note that this formula is a fit to our specific test chip and process. As the technology scales to more layers of metal, the inductance dependence on spacing is expected to reduce.…”
Section: A On-chip Inductancementioning
confidence: 99%
See 1 more Smart Citation
“…The dependence on the spacing to the adjacent ground line ( in micrometers) is so small that it can almost be ignored. At frequencies between 7-20 GHz, the frequency dependence is even weaker and (1) reduces to (2) It is important to note that this formula is a fit to our specific test chip and process. As the technology scales to more layers of metal, the inductance dependence on spacing is expected to reduce.…”
Section: A On-chip Inductancementioning
confidence: 99%
“…The conventional aluminum-silicon dioxide interconnect scheme has been considered a serious limitation to further scaling [1]. This has prompted an industry-wide shift from aluminum to copper interconnects to reduce the resistance, and a relentless search for a reliable low-permittivity dielectric material to reduce the capacitance [2], [3]. However, for wide lines and buses, resistance B. Kleveland is with Matrix Semiconductor, Santa Clara, CA 95054 USA (e-mail: bendik@matrixsemi.com).…”
Section: Introductionmentioning
confidence: 99%
“…In general, the drain-to-bulk breakdown voltage is at least twice the normal operating voltage in the standard CMOS process [9], [10]. Hence, the drain-to-bulk breakdown issue would be ignored in the proposed 2xVDD-tolerant I/O buffer.…”
Section: B Circuit Scheme and Operation Modesmentioning
confidence: 99%
“…HYBRID SOURCE/DRAIN MODELING A hybrid (Arsenic + Phosphorus) Source/Drain is still a competent candidate for advanced CMOS technologies [4] because it is very useful for reducing junction capacitance and for alleviating polysilicon depletion under tight thermal budget processes. The profile near the arsenic junction becomes graded because of the rapid diffusion of phosphorus inside the highly doped arsenic region.…”
Section: Imentioning
confidence: 99%