2012 IEEE/IFIP 20th International Conference on VLSI and System-on-Chip (VLSI-SoC) 2012
DOI: 10.1109/vlsi-soc.2012.6379001
|View full text |Cite
|
Sign up to set email alerts
|

3D-LIN: A configurable low-latency interconnect for multi-core clusters with 3D stacked L1 memory

Abstract: Abstract-Shared L1 memories are of interest for tightlycoupled processor clusters in programmable accelerators as they provide a convenient shared memory abstraction while avoiding cache coherence overheads. The performance of a shared-L1 memory critically depends on the architecture of the low-latency interconnect between processors and memory banks, which needs to provide ultra-fast access to the largest possible L1 working set. The advent of 3D technology provides new opportunities to improve the interconne… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2013
2013
2016
2016

Publication Types

Select...
2

Relationship

1
1

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 15 publications
0
1
0
Order By: Relevance
“…Beanato [7] first proposed an extension of circuitswitched Mesh-of-Tree (MoT) topology [1] into 3-D integration for multi-core clusters with 3-D stacked shared L1 scratchpad memory. E. Azarkhish [8] [9] presented two synthesizable 3-D MoT interconnects for multi-core clusters with stacked L1 scratchpad memory.…”
Section: Introductionmentioning
confidence: 99%
“…Beanato [7] first proposed an extension of circuitswitched Mesh-of-Tree (MoT) topology [1] into 3-D integration for multi-core clusters with 3-D stacked shared L1 scratchpad memory. E. Azarkhish [8] [9] presented two synthesizable 3-D MoT interconnects for multi-core clusters with stacked L1 scratchpad memory.…”
Section: Introductionmentioning
confidence: 99%