We present the Product Chip Monitor-Wafer Level Reliability (PCM-WLR) model and characteristic of a 45nm thick gate-oxide (GOX), trench DMOS technology. The process control monitor (PCM) refers to the suite of test structures usually placed in the scribe line (alternatively named kerf, street or test key) separating product die on the wafer [1]. The motivation of this work is to establish the baseline of the dielectric and device reliability for the kerf PCM structure that will enhance the capability to perform lot disposition in the event of PCM test out-of-control (OOC). Different test structures will be stressed and correlation study is performed with existing models. The experiment was performed at Infineon Technologies Kulim Failure Analysis Lab and that test wafers were fabricated by Infineon Technologies.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.