2000
DOI: 10.15760/etd.5686
|View full text |Cite
|
Sign up to set email alerts
|

Voltage controlled resistance model for MOS transistors

Abstract: The voltage controlled resistance model is developed for a reliable MOS transistor resistance mapping. The model includes both system and local parameters, and incorporates the effect of rise and fall time variations on the gate delay. MOS transistor resistance mapping is applied in logic simulation and timing verification. Also, it can be used in automatic transistor sizing and critical path analysis.

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 8 publications
(12 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?