2023
DOI: 10.11591/ijres.v12.i2.pp174-185
|View full text |Cite
|
Sign up to set email alerts
|

Turbo encoder and decoder chip design and FPGA device analysis for communication system

Abstract: <p>Turbo codes are error-correcting codes with performance that is close to the Shannon theoretical limit (SHA). The motivation for using turbo codes is that the codes are an appealing mix of a random appearance on the channel and a physically realizable decoding structure. The communication systems have the problem of latency, fast switching, and reliable data transfer. The objective of the research paper is to design and turbo encoder and decoder hardware chip and analyze its performance. Two convoluti… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
1
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 28 publications
0
1
0
Order By: Relevance
“…superior to microcontroller or microprocessor since it is favourable in terms of performance and reconfigurable [15], making it easier to enhance the existing system [13].…”
mentioning
confidence: 99%
“…superior to microcontroller or microprocessor since it is favourable in terms of performance and reconfigurable [15], making it easier to enhance the existing system [13].…”
mentioning
confidence: 99%