2012
DOI: 10.31436/iiumej.v12i5.250
|View full text |Cite
|
Sign up to set email alerts
|

Theoretical Modeling and Simulation of Phase-Locked Loop (PLL) for Clock Data Recovery (CDR)

Abstract: Modern communication and computer systems require rapid (Gbps), efficient  and large bandwidth data transfers. Agressive scaling of digital integrated systems  allow buses and communication controller circuits to be integrated with the microprocessor on the same chip. The  Peripheral Component Interconnect Express (PCIe) protocol handles all communcation between the central processing unit (CPU) and hardware devices. PCIe buses require efficient clock data recovery circuits (CDR) to recover clock signals embed… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 8 publications
(11 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?