2016
DOI: 10.1109/mdat.2016.2562060
|View full text |Cite
|
Sign up to set email alerts
|

Test Cost Reduction Methodology for In-FO Wafer-Level Chip-Scale Package

Abstract: The Integrated Fan-Out Wafer-Level Chip-Scale Packaging (InFO WLCSP) is one of the emerging packaging technologies to achieve small chip form factor with low manufacturing cost. In InFO WLCSP, copper (Cu) pillars are used as contact interfaces without solder caps, which can be probed directly. The Cu pillars exposed in the air, however, will be oxidized gradually, which increases the resistance of contact interfaces, and leads to test quality loss. Increasing the number of touchdowns (NTD), i.e., probing more … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

0
4
0

Year Published

2017
2017
2024
2024

Publication Types

Select...
4
3

Relationship

0
7

Authors

Journals

citations
Cited by 7 publications
(4 citation statements)
references
References 12 publications
0
4
0
Order By: Relevance
“…Generally speaking, meeting DFT requirements of equipment and achieving DFT level are the primary consideration for equipment developers. Secondly, when the total development cost is fixed, a reasonable TIA method will be given priority to achieve the purpose of cost saving [23].…”
Section: Feasibility Analysis Methodsmentioning
confidence: 99%
See 1 more Smart Citation
“…Generally speaking, meeting DFT requirements of equipment and achieving DFT level are the primary consideration for equipment developers. Secondly, when the total development cost is fixed, a reasonable TIA method will be given priority to achieve the purpose of cost saving [23].…”
Section: Feasibility Analysis Methodsmentioning
confidence: 99%
“…When the TIA method is used to complete the index allocation task, the average difficulty level of the index level improvement can be analyzed to determine whether the TIA method is reasonable and feasible, then the AFP needs to be calculated. After the allocation task is completed and the allocation results are obtained, the AFP can be solved by the numerical calculation method, the calculation formula is shown in (23).…”
Section: Figure 1 Effect Of Afp On the Cost Functionmentioning
confidence: 99%
“…Bingjun et al [18] proposed a novel deep learning method for adaptive test; and Chakrabarty et al [19,20] proposed an adaptive testing based on a quality prediction model. Cheng-wen et al [21] proposed a wafer-level chipscale package method. However, although these approaches considered the trade-off between test time and test quality, due to the lack of a mathematical model, they were not scalable because the test patterns to be grouped together needed human selection and domain knowledge from chip experts.…”
Section: Introductionmentioning
confidence: 99%
“…Electronics 2021, 10, x FOR PEER REVIEW 2 of 11 Grady et al [12] applied a greed algorithm to obtain an optimal subset from the observation of samples. Wang et al [13] built a cost model to select patterns dynamically to optimize the test cost. Agrawal et al [14] proposed a similar cost model based on a genetic algorithm to minimize the test set.…”
Section: Introductionmentioning
confidence: 99%