2011
DOI: 10.1109/tdmr.2010.2093526
|View full text |Cite
|
Sign up to set email alerts
|

Statistical Evaluation of Electromigration Reliability at Chip Level

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
4
1

Citation Types

0
10
0

Year Published

2012
2012
2023
2023

Publication Types

Select...
5
2
1

Relationship

0
8

Authors

Journals

citations
Cited by 25 publications
(10 citation statements)
references
References 11 publications
0
10
0
Order By: Relevance
“…A typical EM failure criterion for a wire is a resistance increase of 10%. To translate wire failure to system failure, the weakest link model [9,20] has been widely used for EM analysis. This is based on the idea that a chip fails on the first EM event, i.e., the chiplevel EM failure probability corresponds to the case where no wire experiences EM.…”
Section: Analysis Of Interconnect Systems 41 the Weakest Link Modelmentioning
confidence: 99%
“…A typical EM failure criterion for a wire is a resistance increase of 10%. To translate wire failure to system failure, the weakest link model [9,20] has been widely used for EM analysis. This is based on the idea that a chip fails on the first EM event, i.e., the chiplevel EM failure probability corresponds to the case where no wire experiences EM.…”
Section: Analysis Of Interconnect Systems 41 the Weakest Link Modelmentioning
confidence: 99%
“…The most prominent degradation modes are reported to be bias temperature instability (BTI) [2], hot carrier degradation (HCD) [3], time dependent dielectric breakdown (TDDB) [4] and electro migration (EM) [5]. A designer needs to address these issues within his design flow in order to design for a specific reliability requirement.…”
Section: Introductionmentioning
confidence: 99%
“…Multiple publications have emphasized the increased complexity of making an accurate chip-level calculation of the percent fail due to EM [1][2][3][4][5][6]. Optimized EM validation targets are necessary for the design of interconnects to ensure the reliability of the final product while minimizing costs in schedule, resources, or die area due to overdesign.…”
Section: Introductionmentioning
confidence: 99%