2022
DOI: 10.56532/mjsat.v2i3.54
|View full text |Cite
|
Sign up to set email alerts
|

Simulation of Low-Power Shift Registers Using the MTCMOS Method with a Wide Selection of Transistors

Abstract: The method of huge integrating involves implementing a significant transistor count in an extremely condensed space. Combinatorial logic has shown to be particularly effective in quantum computing as well as other designing applications. In VLSI design, the primary goal is to cut down on power consumption as well as latency. For the purpose of establishing technology and supporting the increased use of electrical machines, it is vital to decrease sub-threshold current flowing for large strains. This research e… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2022
2022
2023
2023

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 8 publications
0
1
0
Order By: Relevance
“…However, as more multiplexers is used, the delay of the full adder will increase as well due to the port-switching and extra I/O (Input/Output) signals that increases as more multiplexers is added. Previous works have been covered in [12] and [13] respectively.…”
Section: Table 2 Truth Table Of a 4 To 1 Multiplexer [4]mentioning
confidence: 99%
“…However, as more multiplexers is used, the delay of the full adder will increase as well due to the port-switching and extra I/O (Input/Output) signals that increases as more multiplexers is added. Previous works have been covered in [12] and [13] respectively.…”
Section: Table 2 Truth Table Of a 4 To 1 Multiplexer [4]mentioning
confidence: 99%