2021
DOI: 10.1049/tje2.12099
|View full text |Cite
|
Sign up to set email alerts
|

SiC MOSFET switching – Lower losses without increased EMI – A technique to evaluate and achieve this goal

Abstract: With increasing switching speed of new power semiconductors like the SiC MOSFET, special attention has to be paid on the electromagnetic interference and its limitations. In this work, an evaluation criterion is developed as an optimisation tool for maximum exploitation of conducted electromagnetic interference limit by optimizing the switching process of a SiC MOSFET. The switching losses of power semiconductors can be reduced by increasing their switching speed. Unfortunately, at the same time, the electroma… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2023
2023
2023
2023

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 17 publications
0
1
0
Order By: Relevance
“…More important, the simulated devices are based on real device structures established with ion implantation, diffusion, oxidation, etching, deposition, lithography, epitaxy, polishing and silicide. Silvaco TCAD has been widely used in simulations on SiC power devices [9] .…”
Section: Sic Mosfet Simulations With Tcadmentioning
confidence: 99%
“…More important, the simulated devices are based on real device structures established with ion implantation, diffusion, oxidation, etching, deposition, lithography, epitaxy, polishing and silicide. Silvaco TCAD has been widely used in simulations on SiC power devices [9] .…”
Section: Sic Mosfet Simulations With Tcadmentioning
confidence: 99%