2010 IEEE International Conference on Computer Design 2010
DOI: 10.1109/iccd.2010.5647784
|View full text |Cite
|
Sign up to set email alerts
|

Routability-driven flip-flop merging process for clock power reduction

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2012
2012
2021
2021

Publication Types

Select...
5
1
1

Relationship

0
7

Authors

Journals

citations
Cited by 19 publications
(2 citation statements)
references
References 4 publications
0
2
0
Order By: Relevance
“…Adjustable delay buffers were inserted in interconnections to reduce the effect of this clock skew in the timing of the IC [18]. A legalization-based placement algorithm was also proposed [19,20] for an accurate timing analysis. In [15], MBFFs were used during the placement stage for the reduction in power and clock skew.…”
Section: Related Workmentioning
confidence: 99%
“…Adjustable delay buffers were inserted in interconnections to reduce the effect of this clock skew in the timing of the IC [18]. A legalization-based placement algorithm was also proposed [19,20] for an accurate timing analysis. In [15], MBFFs were used during the placement stage for the reduction in power and clock skew.…”
Section: Related Workmentioning
confidence: 99%
“…With timing analysis, we could obtain timing slack between input (output) pins and FF. By transforming the timing slack into equivalent metal wirelength using Elmore delay model [4], we can find the timing-violation-free distance (TVFD) between FF and input (output) pins. Taken the input and output TVFDs into account, each FF can find a feasible region for movement without violating timing, which we label as timing-violation-free region (TVFR) in Figure 2.…”
Section: Post-placement Mbff Problem Formulation and Previous Solutionsmentioning
confidence: 99%