2013
DOI: 10.1002/cpe.3051
|View full text |Cite
|
Sign up to set email alerts
|

Register spilling via transformed interference equations for PAC DSP architecture

Abstract: SUMMARYDigital signal processors (DSPs) with very long instruction word (VLIW) data-path architectures are increasingly being deployed on embedded devices for multimedia processing applications. To reduce the power consumption and design cost of VLIW DSP processors, distributed register files and multibank register architectures are being adopted to reduce the number of read and write ports associated with register files, which presents new challenges for devising compiler optimization schemes. This paper addr… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2017
2017
2017
2017

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 42 publications
(82 reference statements)
0
0
0
Order By: Relevance