Proceedings of the 36th Annual ACM/IEEE Design Automation Conference 1999
DOI: 10.1145/309847.309984
|View full text |Cite
|
Sign up to set email alerts
|

Reducing cross-coupling among interconnect wires in deep-submicron datapath design

Abstract: As the CMOS technology enters the deep submicron design era, the lateral inter-wire coupling capacitance becomes the dominant part of load capacitance and makes RC delay on the bus structures very data-dependent.Reducing the crosscoupling capacitance is crucial for achieving high-speed as well as lower power operation. In this paper, we propose two interconnect layout design methodologies for minimizing the "cross-coupling effect' in the design of full-custom datapath. Firstly, we describe the control signal o… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
32
0

Year Published

2001
2001
2014
2014

Publication Types

Select...
5
3
1

Relationship

0
9

Authors

Journals

citations
Cited by 48 publications
(32 citation statements)
references
References 11 publications
0
32
0
Order By: Relevance
“…on the other hand, is intended for use with long, straight buses, and thus these routing schemes are not applicable to our domain of interest. [4] and [5] mention some techniques that are more relevant, such as skewing the timing of signals on adjacent wires, interleaving mutually exclusive buses, and precharging the bus. However, skewing requires careful, technology-dependent circuit design and brings up tricky timing issues, whereas our technique is technology-independent and fully synchronous, with the crosstalk immunity "correct by construction."…”
Section: Comparison To Other Techniquesmentioning
confidence: 99%
“…on the other hand, is intended for use with long, straight buses, and thus these routing schemes are not applicable to our domain of interest. [4] and [5] mention some techniques that are more relevant, such as skewing the timing of signals on adjacent wires, interleaving mutually exclusive buses, and precharging the bus. However, skewing requires careful, technology-dependent circuit design and brings up tricky timing issues, whereas our technique is technology-independent and fully synchronous, with the crosstalk immunity "correct by construction."…”
Section: Comparison To Other Techniquesmentioning
confidence: 99%
“…Here the worst case delay is still due to the class 5 transitions, which is high. In [3] a bus encoding is proposed to obtain 10% energy reduction alone with delay reduction of nearly 50%. Bus encoding techniques to reduce the worst case crosstalk delay by nearly 50% are proposed in [2,5].…”
Section: International Journal Of Computer Applications (0975 -8887) mentioning
confidence: 99%
“…In Deep Sub-Micron technology the coupling capacitance exceeds the self capacitance which causes more power consumption and delay on the bus [1]. To sum up, with shrinking the feature sizes, increasing die sizes, scaling of supply voltage, increased interconnect density and faster clock rates, the on-chip buses suffer from high power consumption and large propagation delay due to capacitive crosstalk [2,3]. Since, both power consumed and delay incurred by a system bus increase in the coupling and the self capacitances in modern DSM designs.…”
Section: Introductionmentioning
confidence: 99%
“…With shrinking of feature sizes, increasing die sizes, scaling of supply voltage, increasing interconnect density, and faster clock rates, global system-on-chip buses are suffering from large propagation delay due to capacitive crosstalk [3,10,12,13], high power consumption due to both parasitic and coupling capacitance [5,10,15] and increased susceptibility to errors due to DSM noise [4,9]. Coding schemes have been proposed to alleviate these problems.…”
Section: Introductionmentioning
confidence: 99%