2021
DOI: 10.1109/tns.2021.3085018
|View full text |Cite
|
Sign up to set email alerts
|

Readout Firmware of the Vertex Locator for LHCb Run 3 and Beyond

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
5
0

Year Published

2023
2023
2024
2024

Publication Types

Select...
2
1

Relationship

1
2

Authors

Journals

citations
Cited by 3 publications
(5 citation statements)
references
References 6 publications
0
5
0
Order By: Relevance
“…The firmware, described in detail in ref. [56], processes the data in the following way. First it performs the descrambling of the GWT serialiser output frame, splitting it back into the SPP format that was encoded on the VeloPix.…”
Section: Firmwarementioning
confidence: 99%

The LHCb Upgrade I

Aaij,
Abdelmotteleb,
Abellan Beteta
et al. 2024
J. Inst.
“…The firmware, described in detail in ref. [56], processes the data in the following way. First it performs the descrambling of the GWT serialiser output frame, splitting it back into the SPP format that was encoded on the VeloPix.…”
Section: Firmwarementioning
confidence: 99%

The LHCb Upgrade I

Aaij,
Abdelmotteleb,
Abellan Beteta
et al. 2024
J. Inst.
“…SPs are output by the detector without a well-defined time ordering, and data from different LHC beam crossings (separated by 25 ns) may not be synchronized and mixed over time. The first step of the VELO data-processing firmware reorders the SPs, making sure that SPs coming from the same proton bunch crossing (event) are grouped together [8], before data are sent to the clustering stage. Reconstructed clusters are then formatted into LHCb event fragments and sent to the PCIe bus.…”
Section: Format and Features Of Velo Datamentioning
confidence: 99%
“…Fig. 2 shows a schematic view of the firmware [8] of the custom PCIe cards (TELL40 [9]) that perform the readout of the VELO. TELL40 cards are used as readout units for each subdetector Fig.…”
Section: Format and Features Of Velo Datamentioning
confidence: 99%
See 1 more Smart Citation
“…The DAQ controls the hybrid (SOL40) and acquires and processes the data (TELL40) using a FPGA [4,5]. The SOL40 system uses the LHCb standard protocol (GBT) to communicate with the GBTx ASIC while the TELL40 system uses the VELO specific protocol (GWT) to receive data from the VeloPix ASIC at 5 Gb/s for a total of 20 readout links per module.…”
Section: Daq and Fpga Clusteringmentioning
confidence: 99%