2007
DOI: 10.1109/jssc.2007.892191
|View full text |Cite
|
Sign up to set email alerts
|

Power and Area Minimization for Multidimensional Signal Processing

Abstract: Abstract-Sensitivity-based methodology is applied to optimization of performance, power and area across several levels of design abstraction for a complex wireless baseband signal processing algorithm. The design framework is based on a unified, block-based graphical description of the algorithm to avoid design re-entry in various phases of chip development. The use of architectural techniques for minimization of power and area for complex signal processing algorithms is demonstrated using this framework. As a… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
13
0

Year Published

2009
2009
2018
2018

Publication Types

Select...
5
3
1

Relationship

2
7

Authors

Journals

citations
Cited by 37 publications
(13 citation statements)
references
References 38 publications
0
13
0
Order By: Relevance
“…This approach made feasible the optimization of a 1 million gate chip. Using automated FPGA mapping from XSG, the designer was able to immediately verify all functional modes of the optimized design in hardware before physical chip synthesis [31], giving designers much higher confidence in the functionality of the fabricated chip. These chips also demonstrate hierarchical extension of the 1/square-root block illustrated in Figure 12, and [31] has more details about the design.…”
Section: Optimization Results-examplesmentioning
confidence: 99%
“…This approach made feasible the optimization of a 1 million gate chip. Using automated FPGA mapping from XSG, the designer was able to immediately verify all functional modes of the optimized design in hardware before physical chip synthesis [31], giving designers much higher confidence in the functionality of the fabricated chip. These chips also demonstrate hierarchical extension of the 1/square-root block illustrated in Figure 12, and [31] has more details about the design.…”
Section: Optimization Results-examplesmentioning
confidence: 99%
“…4. Sensitivity-based optimization has been demonstrated in the architecture and circuit levels [6]. In this work, we further extend the optimization up to algorithm level.…”
Section: A Algorithm-architecture-circuit Co-designmentioning
confidence: 99%
“…Synplify DSP [7] is used to evaluate various hardware architectures and to automate HDL generation. Wordlength and architecture are optimized with in-house tools [5] [6]. Critical modules are refined to enhance the circuit performance.…”
Section: B Architecture Optimization Frameworkmentioning
confidence: 99%
“…quad-core processors) but can do little for extending the battery life and cooling due to their compact form factor. Hence, mobile applications require circuits to be extremely energy efficient and at the system level, this requires careful and joint selection of solutions not only at the algorithm and architecture levels but also at the circuits level [1]. Hence, circuits should also be thought within the context of its target application and designed by considering the application-specific properties.…”
Section: Introductionmentioning
confidence: 99%