2016 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS) 2016
DOI: 10.1109/apccas.2016.7804052
|View full text |Cite
|
Sign up to set email alerts
|

PIM architecture exploration for HMC

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2020
2020
2022
2022

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 1 publication
0
1
0
Order By: Relevance
“…Each DRAM layer of a vault has several banks. In the logic base, simple arithmetic operations can be performed to the data in the DRAM layers, which is utilized in Processing-in-Memory (PIM) architecture [35], [36]. The memory controller of HMC and the logic base are connected through several high-speed serial links.…”
Section: B 3d-stacked Drammentioning
confidence: 99%
“…Each DRAM layer of a vault has several banks. In the logic base, simple arithmetic operations can be performed to the data in the DRAM layers, which is utilized in Processing-in-Memory (PIM) architecture [35], [36]. The memory controller of HMC and the logic base are connected through several high-speed serial links.…”
Section: B 3d-stacked Drammentioning
confidence: 99%