Second IEEE International Workshop on Electronic Design, Test and Applications
DOI: 10.1109/delta.2004.10079
|View full text |Cite
|
Sign up to set email alerts
|

Performance Evaluation of Direct Form FIR Filter with Merged Arithmetic Architecture

Abstract: This paper demonstrates a novel design concept and optimization method towards the design of low power FIR filters for a fixed coefficient set. The prowess of merged arithmetic architecture is capitalized in the direct form filter structure to avoid the total number of accumulators and the lengths of the registers from being increased progressively with the filter taps. A delay profile driven adder is designed to further exploit the uneven signal arrival time at the final stage of the Carry Save Adder (CSA) tr… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 5 publications
0
0
0
Order By: Relevance