2012
DOI: 10.1016/j.vlsi.2011.09.004
|View full text |Cite
|
Sign up to set email alerts
|

Performance analysis of radix-4 adders

Abstract: Abstract-We present a radix-4 static CMOS full adder circuit that reduces the propagation delay, PDP, and EDP in carrybased adders compared with using a standard radix-2 full adder solution. The improvements are obtained by employing carry look-ahead technique at the transistor level. Spice simulations using 45 nm CMOS technology parameters with a power supply voltage of 1.1 V indicate that the radix-4 circuit is 24% faster than a 2-bit radix-2 ripple carry adder with slightly larger transistor count, whereas … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2016
2016
2018
2018

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 19 publications
0
0
0
Order By: Relevance