2018 IEEE International Conference on Communications (ICC) 2018
DOI: 10.1109/icc.2018.8422462
|View full text |Cite
|
Sign up to set email alerts
|

Parity-Check Polar Coding for 5G and Beyond

Abstract: In this paper, we propose a comprehensive Polar coding solution that integrates reliability calculation, rate matching and parity-check coding. Judging a channel coding design from the industry's viewpoint, there are two primary concerns: (i) low-complexity implementation in applicationspecific integrated circuit (ASIC), and (ii) superior & stable performance under a wide range of code lengths and rates. The former provides cost-& power-efficiency which are vital to any commercial system; the latter ensures fl… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
53
0

Year Published

2018
2018
2023
2023

Publication Types

Select...
5
2

Relationship

2
5

Authors

Journals

citations
Cited by 66 publications
(53 citation statements)
references
References 11 publications
0
53
0
Order By: Relevance
“…One FPGA board can be up to 7000 times faster than a CPU core. • Flexibility: The emulation platform supports CA-Polar (up to 24 CRC bits), PC-Polar [3] (as specified by 3GPP), various rate-matching schemes, list sizes, code lengths and code rates. All these can be configured by the server on the fly.…”
Section: A Motivation and Contributionmentioning
confidence: 99%
See 2 more Smart Citations
“…One FPGA board can be up to 7000 times faster than a CPU core. • Flexibility: The emulation platform supports CA-Polar (up to 24 CRC bits), PC-Polar [3] (as specified by 3GPP), various rate-matching schemes, list sizes, code lengths and code rates. All these can be configured by the server on the fly.…”
Section: A Motivation and Contributionmentioning
confidence: 99%
“…To improve error-correction performance at short or moderate lengths, SC list (SCL) decoding is proposed by keeping L codeword candidates. Concatenated with cyclic redundancy check (CRC) [2] or parity check (PC) [3] bits, the error-correction performance can be further improved.…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…For cyclic redundancy check (CRC) aided SCL (CA-SCL) [13], the most reliable path that passes the CRC is selected as the decoding output. For parity-check SCL (PC-SCL) [14], each parity bit is decided by its parity function rather than by the LLR.…”
Section: Polar Codementioning
confidence: 99%
“…Flexible decoder supports variable list size and code length, with upper limit L max = 8 and N max = 2 14 . The architecture of flexible decoder is shown in Fig.…”
Section: A Flexible Decodermentioning
confidence: 99%