2020
DOI: 10.48550/arxiv.2010.11893
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

ParaLarH: Parallel FPGA Router based upon Lagrange Heuristics

Rohit Agrawal,
Kapil Ahuja,
Dhaarna Maheshwari
et al.

Abstract: Routing of the nets in Field Programmable Gate Array (FPGA) design flow is one of the most time consuming steps. Although Versatile Place and Route (VPR), which is a commonly used algorithm for this purpose, routes effectively, it is slow in execution. One way to accelerate this design flow is to use parallelization. Since VPR is intrinsically sequential, a set of parallel algorithms have been recently proposed for this purpose (ParaLaR and ParaLarPD).These algorithms formulate the routing process as a Linear … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 13 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?