DOI: 10.4995/thesis/10251/165254
|View full text |Cite
|
Sign up to set email alerts
|

Novel Cache Hierarchies with Photonic Interconnects for Chip Multiprocessors

Abstract: Current multicores face the challenge of sharing resources among the different processor cores. Two main shared resources act as major performance bottlenecks in current designs: the off-chip main memory bandwidth and the last level cache. Additionally, as the core count grows, the network on-chip is also becoming a potential performance bottleneck, since traditional designs may find scalability issues in the near future.Memory hierarchies communicated through fast interconnects are implemented in almost every… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 127 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?