2012
DOI: 10.1109/tns.2012.2204775
|View full text |Cite
|
Sign up to set email alerts
|

Microprocessor Soft Error Rate Prediction Based on Cache Memory Analysis

Abstract: International audienceStatic raw soft-error rates (SER) of COTS microprocessors are classically obtained with particle accelerators, but they are far larger than real application failure rates that depend on the dynamic application behavior and on the cache protection mechanisms. In this paper, we propose a new methodology to evaluate the real cache sensitivity for a given application, and to calculate a more accurate failure rate. This methodology is based on the monitoring of cache accesses, and requires a m… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2013
2013
2022
2022

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 11 publications
0
0
0
Order By: Relevance