Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005.
DOI: 10.1109/aspdac.2005.1466188
|View full text |Cite
|
Sign up to set email alerts
|

Low-power techniques for network security processors

Abstract: In this paper, we present several techniques for lowpower design, including a descriptor-based low-power scheduling algorithm, design of dynamic voltage generator, and dual threshold voltage assignments, for network security processors. The experiments show that the proposed methods and designs provide the opportunity for network security processors to achieve the goals of both high performance and low power.

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 8 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?