2014
DOI: 10.1166/jolpe.2014.1352
|View full text |Cite
|
Sign up to set email alerts
|

Low Power and Area Efficient Carry Select Adder

Abstract: Carry Select Adder (CSLA) is one of the fastest adders used in many data-processing processors to perform fast arithmetic functions. From the structure of the CSLA, it is clear that there is scope for reducing the area and power consumption in the CSLA. This work uses a simple and efficient gate-level modification to significantly reduce the area and power of the CSLA. Based on this modification 8-, 16-, 32-, and 64-b square-root CSLA (SQRT CSLA) architecture have been developed and compared with the regular S… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
67
0

Year Published

2015
2015
2021
2021

Publication Types

Select...
5
2

Relationship

0
7

Authors

Journals

citations
Cited by 34 publications
(67 citation statements)
references
References 6 publications
0
67
0
Order By: Relevance
“…The architecture of carry select adder with D-latch consists of five groups of different bit size RCA and D-Latch. In this method, only one adder is used to reduce the area, power consumption and delay when compared to regular Carry Select Adder (CSLA) [16]. Each of the two additions is performed in one clock cycle.…”
Section: Multiplier Less Normal Modementioning
confidence: 99%
“…The architecture of carry select adder with D-latch consists of five groups of different bit size RCA and D-Latch. In this method, only one adder is used to reduce the area, power consumption and delay when compared to regular Carry Select Adder (CSLA) [16]. Each of the two additions is performed in one clock cycle.…”
Section: Multiplier Less Normal Modementioning
confidence: 99%
“…In [1] Vedic multiplier is implemented using BEC based carry select adder. There is scope to use more efficient carry select adder instead of BEC based CSLA [2]. Hence new Vedic multiplier is proposed using more efficient carry select adder.…”
Section: The 4 X 4 Vedic Multiplication Block Diagram Is Shown Inmentioning
confidence: 99%
“…Xilinx tool is used for the simulation. First of all, BEC based CSLA [2] and modified CSLA [3] are designed for 8-16-32 bit widths in Xilinx schematic entry tool. Results for these two CSLAs are shown in Table I.…”
Section: B Modified Cslamentioning
confidence: 99%
“…To overcome the above mentioned issues, the authors [21] carried out the gate level optimization for a 1-bit CSLA structure by exploring the redundancy in the sum and carry generation boolean expression. Hence, the need of EX-OR gate for generating the half sum in the conventional approach has been eliminated at each bit level.…”
Section: B Modified Carry Select Addermentioning
confidence: 99%
“…In this paper, we discuss the implementation of FIR filter using novel MAC unit realized with the modified carry select adder proposed in [21]. The performance of 5-tap and 9-tap FIR Filter are compared in terms of area, delay and power using the conventional MAC and modified MAC.…”
Section: Introductionmentioning
confidence: 99%