2022
DOI: 10.4218/etrij.2021-0443
|View full text |Cite
|
Sign up to set email alerts
|

Low‐clock‐speed time‐interleaved architecture for a polar delta–sigma modulator transmitter

Abstract: The polar delta–sigma modulator (DSM) transmitter architecture exhibits good coding efficiency and can be used for software‐defined radio applications. However, the necessity of high clock speed is one of the major drawbacks of using this transmitter architecture. This study proposes a low‐complexity time‐interleaved architecture for the polar DSM transmitter baseband part to reduce the clock speed requirement of the polar DSM transmitter using an upsampling technique. Simulations show that using the proposed … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 29 publications
(95 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?