2013 IEEE 10th International Conference on ASIC 2013
DOI: 10.1109/asicon.2013.6811917
|View full text |Cite
|
Sign up to set email alerts
|

Lithography hotspot detection and mitigation in nanometer VLSI

Abstract: Abstract-With continued feature size scaling, even state of the art semiconductor manufacturing processes will often run into layouts with poor printability and yield. Identifying lithography hotspots is important at both physical verification and early physical design stages. While detailed lithography simulations can be very accurate, they may be too computationally expensive for full-chip scale and physical design inner loops. Meanwhile, pattern matching and machine learning based hotspot detection methods … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2017
2017
2023
2023

Publication Types

Select...
2
2

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
references
References 30 publications
0
0
0
Order By: Relevance