2020
DOI: 10.1049/iet-cdt.2019.0070
|View full text |Cite
|
Sign up to set email alerts
|

Integer linear programming model for allocation and migration of data blocks in the STT‐RAM‐based hybrid caches

Abstract: Spin-transfer torque random access memory (STT-RAM) has emerged as an eminent choice for the larger on-chip caches due to high density, low static power consumption and scalability. However, this technology suffers from long latency and high energy consumption during a write operation. Hybrid caches alleviate these problems by incorporating a write-friendly memory technology such as static random access memory along with STT-RAM technology. The proper allocation of data blocks has a significant effect on both … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2022
2022
2024
2024

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 37 publications
0
0
0
Order By: Relevance